-
DQ Power & Power supply : VDD & VDDQ = 1.5V +/- 0.075V DQ电源及电源:VDD和VDDQ的1.5V + / - 0.075V
-
DQ Ground supply : VSSQ = Ground DQ地面电源:VSSQ =接地
-
Fully differential clock inputs (CK, /CK) operation 完全差分时钟输入(CK / CK)的操作
-
Differential Data Strobe (DQS, /DQS) 差分数据选通(DQS / DQS的)
-
On chip DLL align DQ, DQS and /DQS transition with CK transition 片上DLL对齐DQ,DQS和/ DQS的过渡与CK过渡
-
DM masks write data-in at the both rising and falling edges of the data strobe 马克口罩写入数据,在数据选通脉冲的上升沿和下降沿的边缘
-
All addresses and control inputs except data, data strobes and data masks latched on the rising edges of the clock 所有的地址和控制输入时钟的上升沿锁存数据,数据选通和数据口罩除外
-
Programmable CAS latency 6, 7, 8, 9, 10, 11, 12 and 13 supported 可编程的CAS延迟6,7,8,9,10,11,12和13支持
-
Programmable additive latency 0, CL-1, and CL-2 supported 支持可编程附加延迟0,CL - 1和CL - 2
-
Programmable CAS Write latency (CWL) = 5, 6, 7, 8,9 and 10 可编程中科院写入延迟(CWL)= 5,6,7,8,9和10
-
Programmable burst length 4/8 with both nibblesequential and interleave mode nibblesequential和交错模式可编程的突发长度为4 / 8
-
Programmable PASR(Partial Array Self-Refresh) for Digital consumer Applications 为数字消费应用的可编程PASR(部分阵列自刷新 )
-
Programmable BL=4 supported (tCCD=2CLK) for Digi-tal consumer Applications 可编程BL = 4支持(TCCD = 2CLK)用于数字消费电子应用
-
Programmable ZQ calibration supported 支持可编程ZQ校准
-
BL switch on the fly “基本法”开关上的飞
-
8banks 8banks
-
8K refresh cycles/64ms 8K刷新cycles/64ms
-
JEDEC standard 96ball FBGA(x16) JEDEC标准96ball FBGA(X16)
-
Driver strength selected by EMRS EMRS选定的驱动强度
-
Dynamic On Die Termination supported 动态模支持终止
-
Asynchronous RESET pin supported 支持异步复位引脚
-
Auto Self Refresh supported 自动自刷新支持
-
Write Levelization supported 写Levelization支持
-
On Die Thermal Sensor supported 在模具热传感器支持
-
8 bit pre-fetch 8位预取
-
This product in compliance with the RoHS directive. 本产品符合RoHS指令。